Index
Index-9
G
general–purpose registers
general–purpose timers
generate pulses
global control register
global control register diagram
Glue–Less Read FIFO Interface, figure
Glue–Less Write FIFO Interface, figure
glueless interface
H
hardware reset
header
14-pin
dimensions, 14-pin
history of the TMS320 DSPs
hold disable
hold state
host access
host device
host port interface
bootload mode
host port interface (HPI)
host port interface data write access
host–port interface (HPI)
host-port interface (HPI)
access control selection
access sequences
block diagram
bus accesses
byte enables
control register
CPU interrupt
data bus
halfword identification select
initialization
interrupt by CPU
memory access during reset
overview
read with autoincrement
read without autoincrement
interrupt to host
read/write select
ready pin
registers
signal descriptions
software handshaking
strobes
write with autoincrement
write without autoincrement
HPI
HPI Block Diagram of TMS320C6211, figure
HPI bootload
HPI control register (HPIC)
I
I/O port
I/O port operation
Idle modes
idle modes
IEEE 1149.1 specification, bus slave device
rules
ignore frame synchronization
in–circuit emulation
inactive cycles
index value
initialization, SDRAM
initiate data transfer
initiating an EDMA transfer
instruction decode
instruction fetch
instruction fetch, dispatch, and decode
interface
asynchronous
EMIF to 16–bit ROM
EMIF to 8–bit ROM
EMIF to SRAM
glueless
read FIFO
synchronous
TMS320C6202 external memory
write
interface chips
interfaces, L2
internal arbiter
internal bus arbiter disabled
internal bus arbiter enabled
internal cache memory
Internal configuration bus timer 0 registers
internal data movement