Parameter RAM (PaRAM)
6-12
6.5.1
EDMA Transfer Parameter Entry
Each parameter entry of an EDMA event is organized in six 32-bit words or 192
bits as shown in Figure 6–7. Access to the EDMA parameter RAM is provided
only via the 32-bit peripheral bus.
Figure 6–7. Parameter Storage for an EDMA Event
31 16
15 0
Options
Word 0
SRC Address
Word 1
Array/frame
count (FC)
Element
count (EC)
Word 2
DST address
Word 3
Array/frame
index (FIX)
Element
index (EIX)
Word 4
Element
count
reload
(ECRLD)
Link
address
Word 5