SDRAM Interface
9-37
External Memory Interface
9.4.8
SDRAM Read
9.4.8.1
TMS320C6201
/
C6202
/
C6701 SDRAM Read
During an SDRAM read, the selected bank is activated with the row address
during the ACTV command. Figure
9–24 shows the timing for the
’C6201/C6202/C6701 issuing three read commands performed at three different
column addresses. The EMIF uses a CAS latency of three and a burst length of
one. The three-cycle latency causes data to appear three cycles after the cor-
responding column address. Following the final read command of the
’C6201/C6202/C6701, an idle cycle is inserted to meet timing requirements. If
required, the bank is then deactivated with a DCAB command and the EMIF can
begin a new page access. If no new access is pending or an access is pending
to the same page, the DCAB command is not performed until the page informa-
tion becomes valid. The values on EA[15:13] during column accesses and execu-
tion of the DCAB command are the values latched during the ACTV command.
Figure 9–24. TMS3206201/C6202/C6701 SDRAM Read
D3
D2
D1
CA3
CA2
CA1
BE3
BE2
BE1
latched
D3
latched
D2
latched
D1
Read
Read
Read
SDWE
SDCAS
SDRAS
SDA10
ED[31:0]
EA[15:2]
BE[3:0]
CEx
Clock†
Á
Á
ÁÁ
ÁÁ
CAS latency = 3
† Clock=SDCLK for ’C6201/C6701.
Clock=CLKOUT2 for ’C6202.