R01UH0822EJ0100 Rev.1.00
Page 1009 of 1041
Jul 31, 2019
RX13T Group
32. Electrical Characteristics
Note 1. t
Pcyc
: PCLK cycle
Note 2. C
b
is the total capacitance of the bus lines.
Figure 32.18
I/O Port Input Timing
Figure 32.19
MTU Input/Output Timing
Table 32.31
Timing of On-Chip Peripheral Modules (4)
Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = VCC to 5.5 V, VSS = AVSS0 = 0 V, T
a
= –40 to +105°C
Item
Symbol
Min.
Max.
Unit
Test
Conditions
Simple I
2
C
(Standard mode)
SDA rise time
t
Sr
—
1000
ns
SDA fall time
t
Sf
—
300
SDA spike pulse removal time
t
SP
0
4 × t
Pcyc
Data setup time
t
SDAS
250
—
Data hold time
t
SDAH
0
—
SCL, SDA capacitive load
C
b
—
400
pF
Simple I
2
C
(Fast mode)
SDA rise time
t
Sr
—
300
ns
SDA fall time
t
Sf
—
300
SDA spike pulse removal time
t
SP
0
4 × t
Pcyc
Data setup time
t
SDAS
100
—
Data hold time
t
SDAH
0
—
SCL, SDA capacitive load
C
b
—
400
pF
Port
PCLK
t
PRW
Output
compare output
Input capture
input
PCLK
t
TICW