R01UH0822EJ0100 Rev.1.00
Page 541 of 1041
Jul 31, 2019
RX13T Group
20. Port Output Enable 3 (POE3C)
20.2.10
Port Output Enable Control Register 4 (POECR4)
Note 1. Can be modified only once after a reset.
The POECR4 register is used to extend the control conditions to put the output of the MTU complementary PWM output
pins (MTU3 and MTU4) in the high-impedance state.
CMADDMT34ZE Bit (MTU3 and MTU4 High-Impedance Condition CFLAG Add)
Adds the POECMPFR.CnFLAG flag (n = 0 to 2) to the high-impedance control conditions for the MTU3 and MTU4
pins (MTIOC3B, MTIOC3D, MTIOC4A, MTIOC4C, MTIOC4B, MTIOC4D).
However, when the pins are in the high-impedance state by the flag, an OEIn interrupt (n = 1, 3, 4) will not be generated.
IC3ADDMT34ZE Bit (MTU3 and MTU4 High-Impedance Condition POE8F Add)
Adds the ICSR3.POE8F flag to the high-impedance control conditions for the MTU3 and MTU4 pins (MTIOC3B,
MTIOC3D, MTIOC4A, MTIOC4C, MTIOC4B, MTIOC4D).
IC4ADDMT34ZE Bit (MTU3 and MTU4 High-Impedance Condition POE10F Add)
Adds the ICSR4.POE10F flag to the high-impedance control conditions for the MTU3 and MTU4 pins (MTIOC3B,
MTIOC3D, MTIOC4A, MTIOC4C, MTIOC4B, MTIOC4D).
Address(es): POE.POECR4 0008 C4D0h
b15
b14
b13
b12
b11
b10
b9
b8
b7
b6
b5
b4
b3
b2
b1
b0
—
—
—
—
—
—
—
—
—
—
—
IC4ADD
MT34ZE
IC3ADD
MT34ZE
—
—
CMADD
MT34ZE
Value after reset:
0
0
0
0
0
1
0
0
0
0
0
0
0
0
1
0
Bit
Symbol
Bit Name
Description
R/W
b0
MTU3 and MTU4 High-
Impedance Condition CFLAG
Add
0: Does not add the flags to the conditions to put the
output in the high-impedance state.
1: Adds the flags to the conditions to put the output in the
high-impedance state.
b1
—
Reserved
This bit is read as 1. The write value should be 1.
R/W
b2
—
Reserved
This bit is read as 0. The write value should be 0.
R/W
b3
MTU3 and MTU4 High-
Impedance Condition POE8F
Add
0: Does not add the flag to the conditions to put the
output in the high-impedance state.
1: Adds the flag to the conditions to put the output in the
high-impedance state.
b4
MTU3 and MTU4 High-
Impedance Condition POE10F
Add
0: Does not add the flag to the conditions to put the
output in the high-impedance state.
1: Adds the flag to the conditions to put the output in the
high-impedance state.
b9 to b5
—
Reserved
These bits are read as 0. The write value should be 0.
R/W
b10
—
Reserved
This bit is read as 1. The write value should be 1.
R/W
b15 to b11 —
Reserved
These bits are read as 0. The write value should be 0.
R/W