R01UH0822EJ0100 Rev.1.00
Page 627 of 1041
Jul 31, 2019
RX13T Group
23. Serial Communications Interface (SCIg, SCIh)
23.2.23
Control Register 2 (CR2)
Address(es): SCI12.CR2 0008 B323h
b7
b6
b5
b4
b3
b2
b1
b0
RTS[1:0]
BCCS[1:0]
—
DFCS[2:0]
Value after reset:
0
0
0
0
0
0
0
0
Bit
Symbol
Bit Name
Description
R/W
b2 to b0
RXDX12 Signal Digital Filter
Clock Select
b2
b0
0 0 0: Filter is disabled.
0 0 1: Filter clock is base clock*
0 1 0: Filter clock is PCLK/8
0 1 1: Filter clock is PCLK/16
1 0 0: Filter clock is PCLK/32
1 0 1: Filter clock is PCLK/64
1 1 0: Filter clock is PCLK/128
1 1 1: Setting prohibited
R/W
b3
—
Reserved
This bit is read as 0. The write value should be 0.
R/W
b5, b4
Bus Collision Detection Clock
Select
When SEMR.BGDM = 0 or SEMR.BGDM = 1 and
SMR.CKS[1:0] = a value other than 00b
b5 b4
0 0: Base clock
0 1: Base clock frequency divided by 2
1 0: Base clock frequency divided by 4
1 1: Setting prohibited
When SEMR.BGDM = 1 and SMR.CKS[1:0] = 00b
b5 b4
0 0: Base clock frequency divided by 2
0 1: Base clock frequency divided by 4
1 0: Setting prohibited
1 1: Setting prohibited
R/W
b7, b6
RXDX12 Reception Sampling
Timing Select
When SCI12.SEMR.ABCS = 0
b7 b6
0 0: Rising edge of the 8th cycle of base clock
0 1: Rising edge of the 10th cycle of base clock
1 0: Rising edge of the 12th cycle of base clock
1 1: Rising edge of the 14th cycle of base clock
When SCI12.SEMR.ABCS = 1
b7 b6
0 0: Rising edge of the 4th cycle of base clock
0 1: Rising edge of the 5th cycle of base clock
1 0: Rising edge of the 6th cycle of base clock
1 1: Rising edge of the 7th cycle of base clock
R/W
Note:
The period of the base clock is 1/16 of a single bit period when the SCI12.SEMR.ABCS is 0, and 1/8 of a single bit period
when the SCI12.SEMR.ABCS is 1.
Note 1. To use the base clock, set the SCI12.SCR.TE bit to 1.
Note 2. The base clock divided by 2 is the filter clock when the SEMR.BGDM bit is 1 and the SMR.CKS[1:0] bits are 00b.