R01UH0822EJ0100 Rev.1.00
Page 619 of 1041
Jul 31, 2019
RX13T Group
23. Serial Communications Interface (SCIg, SCIh)
23.2.15
I
2
C Mode Register 1 (SIMR1)
Note 1. Writing to these bits is only possible when the RE and TE bits in the SCR are 0 (both serial transmission and reception are
disabled).
SIMR1 is used to select simple I
2
C mode and the number of delay stages for the SSDA output.
In conjunction with the SMIF bit in the SCMR register, this bit selects the operating mode.
IICDL[4:0] Bits (SSDA Output Delay Select)
These bits are used to set a delay for output on the SSDAn pin relative to the falling edge of the output on the SSCLn pin.
The available delay settings range from no delay to 31 cycles, with the clock signal from the on-chip baud rate generator
as the base. The signal obtained by frequency-dividing PCLK by the divisor set in the SMR.CKS[1:0] bits is supplied as
the clock signal from the on-chip baud rate generator. Set these bits to 00000b unless operation is in simple I
2
C mode. In
simple I
2
C mode, set the bits to a value in the range from 00001b to 11111b.
Address(es): SCI1.SIMR1 0008 A029h, SCI5.SIMR1 0008 A0A9h, SCI12.SIMR1 0008 B309h
b7
b6
b5
b4
b3
b2
b1
b0
IICDL[4:0]
—
—
IICM
Value after reset:
0
0
0
0
0
0
0
0
Bit
Symbol
Bit Name
Description
R/W
b0
Simple I
2
C Mode Select
SMIF IICM
0
0: Asynchronous mode, Multi-processor mode,
Clock synchronous mode
(in asynchronous mode, synchronous, or simple SPI mode)
0
1: Simple I
2
C mode
1
0: Smart card interface mode
1
1: Setting prohibited.
b2, b1
—
Reserved
These bits are read as 0. The write value should be 0.
R/W
b7 to b3
SSDA Output Delay Select
(Cycles below are of the clock signal from the on-chip baud rate
generator.)
b7
b3
0 0 0 0 0: No output delay
0 0 0 0 1: 0 to 1 cycle
0 0 0 1 0: 1 to 2 cycles
0 0 0 1 1: 2 to 3 cycles
0 0 1 0 0: 3 to 4 cycles
0 0 1 0 1: 4 to 5 cycles
:
:
1 1 1 1 0: 29 to 30 cycles
1 1 1 1 1: 30 to 31 cycles