R01UH0822EJ0100 Rev.1.00
Page 258 of 1041
Jul 31, 2019
RX13T Group
16. Data Transfer Controller (DTCb)
16.2.13
DTC Index Table Base Register (DTCIBR)
The DTCIBR register is used to set the base address for calculating the address to which the DTC index is allocated.
Writing to the upper 4 bits (b31 to b28) is ignored, and the address of this register is extended by the value specified by
b27.
The lower 10 bits (b9 to b0) are reserved bits and fixed to 0. When writing this register, set these bits to 0.
It can be set in the range of 0000_0000h to 07FF_FC00h and F800_0000h to FFFF_FC00h in 1-Kbyte units.
Address(es): DTC.DTCIBR 0008 2410h
b31
b30
b29
b28
b27
b26
b25
b24
b23
b22
b21
b20
b19
b18
b17
b16
Value after reset:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
b15
b14
b13
b12
b11
b10
b9
b8
b7
b6
b5
b4
b3
b2
b1
b0
Value after reset:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0