R01UH0822EJ0100 Rev.1.00
Page 894 of 1041
Jul 31, 2019
RX13T Group
28. Comparator C (CMPC)
28.2.4
Comparator Output Monitor Register (CMPMON)
Note 1. When comparator operation is enabled (CMPCTL.HCMPON and COE bits are 1) while the noise filter is disabled
(CMPCTL.CDFS[1:0] bits are 00b), read the CMPMON0 bit twice and use the value only when the results match.
28.2.5
Comparator External Output Enable Register (CMPIOC)
Address(es): CMPC0.CMPMON 000A 0C8Ch, CMPC1.CMPMON 000A 0CACh, CMPC2.CMPMON 000A 0CCCh
b7
b6
b5
b4
b3
b2
b1
b0
—
—
—
—
—
—
—
CMPM
ON0
Value after reset:
0
0
0
0
0
0
0
0
Bit
Symbol
Bit Name
Description
R/W
b0
Comparator Output Monitor Flag
*
0: Comparator output is 0.
1: Comparator output is 1.
R
b7 to b1
—
Reserved
These bits are read as 0. The write value should be 0.
R/W
Address(es): CMPC0.CMPIOC 000A 0C90h, CMPC1.CMPIOC 000A 0CB0h, CMPC2.CMPIOC 000A 0CD0h
b7
b6
b5
b4
b3
b2
b1
b0
—
—
—
—
—
—
—
CPOE
Value after reset:
0
0
0
0
0
0
0
0
Bit
Symbol
Bit Name
Description
R/W
b0
External Pin Output Enable
Comparison result by the comparator is output to an external pin.
0: Output to the comparator external pin is disabled (the output
signal is fixed to low)
1: Output to the comparator external pin is enabled
R/W
b7 to b1
—
Reserved
These bits are read as 0. The write value should be 0.
R/W