R01UH0822EJ0100 Rev.1.00
Page 424 of 1041
Jul 31, 2019
RX13T Group
19. Multi-Function Timer Pulse Unit 3 (MTU3c)
Note 1. Access can be enabled or disabled according to the setting in TRWERA (timer read/write enable register A).
Table 19.60
Register Settings for Complementary PWM Mode (2/2)
Channel
Counter/ Register
Description
Read/Write from CPU
Timer dead time data register A
(TDDRA)
Set MTU4.TCNT and MTU3.TCNT offset value (dead
time value)
Maskable by TRWERA setting*
Timer period data register A
(TCDRA)
Set MTU4.TCNT upper limit value (1/2 carrier period)
Maskable by TRWERA setting*
Timer period buffer register A
(TCBRA)
TCDRA buffer register
Readable/writable
Subcounter A (TCNTSA)
Subcounter A for dead time generation
Read-only
Temporary register 1A (TEMP1A)
PWM output 1/MTU3.TGRB temporary register A
Not readable/writable
Temporary register 1B (TEMP1B)
PWM output 1/MTU3.TGRB temporary register B (when
double buffer function is used)
Not readable/writable
Temporary register 2A (TEMP2A)
PWM output 2/MTU4.TGRA temporary register A
Not readable/writable
Temporary register 2B (TEMP2B)
PWM output 2/MTU4.TGRA temporary register B (when
double buffer function is used)
Not readable/writable