R01UH0822EJ0100 Rev.1.00
Page 378 of 1041
Jul 31, 2019
RX13T Group
19. Multi-Function Timer Pulse Unit 3 (MTU3c)
19.2.34
Timer A/D Converter Start Request Control Register (TADCR)
Note:
MTU4.TADCR must not be accessed in 8 bits; it should be accessed in 16 bits.
Note 1. Set to 0 when interrupt skipping is disabled (the T3AEN and T4VEN bits in TITCR1A are set to 0 or the T3ACOR and T4VCOR
bits in TITCR1A are set to 0).
Note 2. If link with interrupt skipping is enabled while interrupt skipping is disabled, A/D converter start requests will not be issued.
Note 3. Set to 0 when complementary PWM mode is not selected.
TADCR enables or disables A/D converter start requests and specifies whether to link A/D converter start requests with
interrupt skipping function.
Address(es): MTU4.TADCR 0009 5240h
b15
b14
b13
b12
b11
b10
b9
b8
b7
b6
b5
b4
b3
b2
b1
b0
BF[1:0]
—
—
—
—
—
—
UT4AE DT4AE UT4BE DT4BE ITA3AE ITA4VE ITB3AE ITB4VE
Value after reset:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
Symbol
Bit Name
Description
R/W
b0
TCIV4 Interrupt Skipping Link
Enable*
0: A/D converter start request signal TRG4BN and TCIV4
interrupt skipping 1 are not linked
1: A/D converter start request signal TRG4BN and TCIV4
interrupt skipping 1 are linked
R/W
b1
TGIA3 Interrupt Skipping Link
Enable*
0: A/D converter start request signal TRG4BN and TGIA3
interrupt skipping 1 are not linked
1: A/D converter start request signal TRG4BN and TGIA3
interrupt skipping 1 are linked
R/W
b2
TCIV4 Interrupt Skipping Link
Enable*
0: A/D converter start request signal TRG4AN and TCIV4
interrupt skipping 1 are not linked
1: A/D converter start request signal TRG4AN and TCIV4
interrupt skipping 1 are linked
R/W
b3
TGIA3 Interrupt Skipping Link
Enable*
0: A/D converter start request signal TRG4AN and TGIA3
interrupt skipping 1 are not linked
1: A/D converter start request signal TRG4AN and TGIA3
interrupt skipping 1 are linked
R/W
b4
Down-Count TRG4BN Enable*
0: A/D converter start requests (TRG4BN) disabled during
MTU4.TCNT down-count operation
1: A/D converter start requests (TRG4BN) enabled during
MTU4.TCNT down-count operation
R/W
b5
Up-Count TRG4BN Enable
0: A/D converter start requests (TRG4BN) disabled during
MTU4.TCNT up-count operation
1: A/D converter start requests (TRG4BN) enabled during
MTU4.TCNT up-count operation
R/W
b6
Down-Count TRG4AN Enable*
0: A/D converter start requests (TRG4AN) disabled during
MTU4.TCNT down-count operation
1: A/D converter start requests (TRG4AN) enabled during
MTU4.TCNT down-count operation
R/W
b7
Up-Count TRG4AN Enable
0: A/D converter start requests (TRG4AN) disabled during
MTU4.TCNT up-count operation
1: A/D converter up requests (TRG4AN) enabled during
MTU4.TCNT down-count operation
R/W
b13 to b8
—
Reserved
These bits are read as 0. The write value should be 0.
R/W
b15, b14
MTU4.TADCOBRA/TADCOBRB
Transfer Timing Select
Refer to Table 19.41 for details.
These bits specify the transfer timing from MTU4.TADCOBRA
and MTU4.TADCOBRB to MTU4.TADCORA and
MTU4.TADCORB.
R/W