
NUC126
Aug. 08, 2018
Page
905
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
UART IrDA Control Register (UART_IRDA)
Register
Offset
R/W
Description
Reset Value
UART_IRDA
U0x28
R/W
UART IrDA Control Register
0x0000_0040
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
RXINV
TXINV
Reserved
TXEN
Reserved
Bits
Description
[31:7]
Reserved
Reserved.
[6]
RXINV
IrDA Inverse Receive Input Signal
0 = None inverse receiving input signal.
1 = Inverse receiving input signal. (Default)
Note1:
Before setting this bit, TXRXDIS (UART_FUNCSEL[3]) should be set then waited
for TXRXACT (UART_FIFOSTS[31]) is cleared. When the configuration is done, cleared
TXRXDIS (UART_FUNCSEL[3]) to activate UART controller.
Note2:
This bit is valid when FUNCSEL (UART_FUNCSEL[1:0]) is select IrDA function.
[5]
TXINV
IrDA Inverse Transmitting Output Signal
0 = None inverse transmitting signal. (Default).
1 = Inverse transmitting output signal.
Note1:
Before setting this bit, TXRXDIS (UART_FUNCSEL[3]) should be set then waited
for TXRXACT (UART_FIFOSTS[31]) is cleared. When the configuration is done, cleared
TXRXDIS (UART_FUNCSEL[3]) to activate UART controller.
Note2:
This bit is valid when FUNCSEL (UART_FUNCSEL[1:0]) is select IrDA function.
[4:2]
Reserved
Reserved.
[1]
TXEN
IrDA Receiver/Transmitter Selection Enable Bit
0 = IrDA Transmitter Disabled and Receiver Enabled. (Default)
1 = IrDA Transmitter Enabled and Receiver Disabled.
Note:
In IrDA mode, the BAUDM1 (UART_BAUD [29]) register must be disabled, the baud
equation must be Clock / (16 * (BRD + 2)).
[0]
Reserved
Reserved.