
NUC126
Aug. 08, 2018
Page
577
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
SC Pin Control State Register (SC_PINCTL)
Register
Offset
R/W
Description
Reset Value
SC_PINCTL
0x24
R/W
SC Pin Control State Register
0x0000_00x0
31
30
29
28
27
26
25
24
Reserved
SYNC
Reserved
23
22
21
20
19
18
17
16
Reserved
RSTSTS
PWRSTS
DATSTS
15
14
13
12
11
10
9
8
Reserved
PWRINV
Reserved
SCDATA
Reserved
7
6
5
4
3
2
1
0
Reserved
CLKKEEP
Reserved
SCRST
PWREN
Bits
Description
[31]
Reserved
Reserved.
[30]
SYNC
SYNC Flag Indicator (Read Only)
Due to synchronization, user should check this bit when writing a new value to SC_PINCTL
register.
0 = Synchronizing is completion, user can write new data to SC_PINCTL register.
1 = Last value is synchronizing.
[29:19]
Reserved
Reserved.
[18]
RSTSTS
SC_RST Pin Status (Read Only)
This bit is the pin status of SC_RST.
0 = SC_RST pin is low.
1 = SC_RST pin is high.
[17]
PWRSTS
SC_PWR Pin Status (Read Only)
This bit is the pin status of SC_PWR.
0 = SC_PWR pin to low.
1 = SC_PWR pin to high.
[16]
DATSTS
SC_DATA Pin Status (Read Only)
This bit is the pin status of SC_DATA.
0 = The SC_DATA pin status is low.
1 = The SC_DATA pin status is high.
[15:12]
Reserved
Reserved.
[11]
PWRINV
SC_PWR Pin Inverse
This bit is used for inverse the SC_PWR pin.
There are four kinds of combination for SC_PWR pin setting by PWRINV (SC_PINCTL[11]) and
PWREN (SC_PINCTL[0]). And all conditions as below list.