
NUC126
Aug. 08, 2018
Page
264
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
ADC0_CH1
PB.1
MFP1
ADC0_CH2
PB.2
MFP1
ADC0_CH3
PB.3
MFP1
ADC0_CH4
PB.4
MFP1
ADC0_CH5
PB.8
MFP1
ADC0_CH6
PB.9
MFP1
ADC0_CH7
PB.10
MFP1
ADC0_CH8
PB.11
MFP1
ADC0_CH9
PE.2
MFP1
ADC0_CH10
PB.13
MFP1
ADC0_CH11
PB.14
MFP1
ADC0_CH12
PB.15
MFP1
ADC0_CH13
PB.5
MFP1
ADC0_CH14
PB.6
MFP1
ADC0_CH15
PB.7
MFP1
ADC0_CH16
PC.8
MFP1
ADC0_CH17
PD.8
MFP1
ADC0_CH18
PD.9
MFP1
ADC0_CH19
PD.1
MFP1
ADC0_ST
PD.2
MFP1
6.6.5
Functional Description
The A/D converter operates by successive approximation with 12-bit resolution. The ADC has four
operation modes: Single, Burst, Single-cycle Scan mode and Continuous Scan mode. When user
wants to change the operation mode or analog input channel, in order to prevent incorrect operation,
software must clear ADST(ADCR[11]) bit to 0 in advance.
6.6.5.1
ADC peripheral Clock Generator
The maximum sampling rate is up to 800K SPS. The ADC has four clock sources selected by
ADCSEL (CLKSEL1[3:2]), the ADC peripheral clock frequency is divided by an 8-bit pre-scalar with the
following formula:
ADC peripheral
clock frequency = (ADC peripheral
clock source frequency) / (1)
;
where the 8-bit ADCDIV is located in register CLKDIV0[23:16].