
NUC126
Aug. 08, 2018
Page
182
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
APB Devices Clock Enable Control Register 0 (CLK_APBCLK0)
The bits in this register are used to enable/disable clock for peripheral controller clocks.
Register
Offset
R/W
Description
Reset Value
CLK_APBCLK0
0x08
R/W
APB Devices Clock Enable Control Register 0
0x0000_0001
31
30
29
28
27
26
25
24
Reserved
ACMP01CKE
N
Reserved
ADCCKEN
USBDCKEN
Reserved
23
22
21
20
19
18
17
16
Reserved
PWM1CKEN
PWM0CKEN
Reserved
UART2CKEN UART1CKEN UART0CKEN
15
14
13
12
11
10
9
8
Reserved
SPI1CKEN
SPI0CKEN
Reserved
I2C1CKEN
I2C0CKEN
7
6
5
4
3
2
1
0
Reserved
CLKOCKEN
TMR3CKEN
TMR2CKEN
TMR1CKEN
TMR0CKEN
RTCCKEN
WDTCKEN
Bits
Description
[31]
Reserved
Reserved.
[30]
ACMP01CKEN
Analog Comparator 0/1 Clock Enable Bit
0 = Analog Comparator 0/1 clock Disabled.
1 = Analog Comparator 0/1 clock Enabled.
[29]
Reserved
Reserved.
[28]
ADCCKEN
Analog-digital-converter (ADC) Clock Enable Bit
0 = ADC clock Disabled.
1 = ADC clock Enabled.
[27]
USBDCKEN
USB Device Clock Enable Bit
0 = USB Device clock Disabled.
1 = USB Device clock Enabled.
[26:22]
Reserved
Reserved.
[21]
PWM1CKEN
PWM1 Clock Enable Bit
0 = PWM1 clock Disabled.
1 = PWM1 clock Enabled.
[20]
PWM0CKEN
PWM0 Clock Enable Bit
0 = PWM0 clock Disabled.
1 = PWM0 clock Enabled.
[19]
Reserved
Reserved.
[18]
UART2CKEN
UART2 Clock Enable Bit
0 = UART2 clock Disabled.
1 = UART2 clock Enabled.
[17]
UART1CKEN
UART1 Clock Enable Bit