
NUC126
Aug. 08, 2018
Page
694
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
Timer PWM Interrupt Status Register 0 (TIMERx PWMINTSTS0)
Register
Offset
R/W
Description
Reset Value
TIMER0_PWM
INTSTS0
T0x88 R/W
Timer0 PWM Interrupt Status Register 0
0x0000_0000
TIMER1_PWM
INTSTS0
T0x188 R/W
Timer1 PWM Interrupt Status Register 0
0x0000_0000
TIMER2_PWM
INTSTS0
T0x88 R/W
Timer2 PWM Interrupt Status Register 0
0x0000_0000
TIMER3_PWM
INTSTS0
T0x188 R/W
Timer3 PWM Interrupt Status Register 0
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
CMPDIF
CMPUIF
PIF
ZIF
Bits
Description
[31:4]
Reserved
Reserved.
[3]
CMPDIF
PWM Compare Down Count Interrupt Flag
This bit is set by hardware when TIMERx_PWM counter in down count direction and
reaches CMP.
Note1:
If CMP equal to PERIOD, there is no CMPDIF flag in down count type.
Note2:
This bit is cleared by writing 1 to it.
[2]
CMPUIF
PWM Compare Up Count Interrupt Flag
This bit is set by hardware when TIMERx_PWM counter in up count direction and reaches
CMP.
Note1:
If CMP equal to PERIOD, there is no CMPUIF flag in up count type and up-down
count type..
Note2:
This bit is cleared by writing 1 to it.
[1]
PIF
PWM Period Point Interrupt Flag
This bit is set by hardware when TIMERx_PWM counter reaches PERIOD.
Note1:
When in up-down count type, PIF flag means the center point flag of current PWM
period.
Note2:
This bit is cleared by writing 1 to it.
[0]
ZIF
PWM Zero Point Interrupt Flag
This bit is set by hardware when TIMERx_PWM counter reaches zero.
Note:
This bit is cleared by writing 1 to it.