
NUC126
Aug. 08, 2018
Page
477
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
PWM Brake Edge Detect Control Register 0_1, 2_3, 4_5 (PWM_BRKCTL0_1, 2_3, 4_5)
Register
Offset
R/W Description
Reset Value
PWM_BRKCTL0_
1
0xC8
R/W PWM Brake Edge Detect Control Register 0/1
0x0000_0000
PWM_BRKCTL2_
3
0xCC
R/W PWM Brake Edge Detect Control Register 2/3
0x0000_0000
PWM_BRKCTL4_
5
0xD0
R/W PWM Brake Edge Detect Control Register 4/5
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
ADCLBEN
Reserved
23
22
21
20
19
18
17
16
Reserved
ADCEBEN
BRKAODD
BRKAEVEN
15
14
13
12
11
10
9
8
SYSLBEN
Reserved
BRKP1LEN
BRKP0LEN
Reserved
CPO1LBEN
CPO0LBEN
7
6
5
4
3
2
1
0
SYSEBEN
Reserved
BRKP1EEN
BRKP0EEN
Reserved
CPO1EBEN
CPO0EBEN
Bits
Description
[31:29]
Reserved
Reserved.
[28]
ADCLBEN
Enable ADC Result Monitor (ADCRM) As Level-detect Brake Source (Write
Protect)
0 = ADCRM as level-detect brake source Disabled.
1 = ADCRM as level-detect brake source Enabled.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[27:21]
Reserved
Reserved.
[20]
ADCEBEN
Enable ADC Result Monitor (ADCRM) As Edge-detect Brake Source (Write
Protect)
0 = ADCRM as edge-detect brake source Disabled.
1 = ADCRM as edge-detect brake source Enabled.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[19:18]
BRKAODD
PWM Brake Action Select for Odd Channel (Write Protect)
00 = PWMx brake event will not affect odd channels output.
01 = PWM odd channel output tri-state when PWMx brake event happened.
10 = PWM odd channel output low level when PWMx brake event happened.
11 = PWM odd channel output high level when PWMx brake event happened.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[17:16]
BRKAEVEN
PWM Brake Action Select for Even Channel (Write Protect)
00 = PWMx brake event will not affect even channels output.
01 = PWM even channel output tri-state when PWMx brake event happened.
10 = PWM even channel output low level when PWMx brake event happened.