
NUC126
Aug. 08, 2018
Page
309
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
6.8.7
Register Description
External Bus Interface Control Register (EBI_CTLx)
Register
Offset
R/W
Description
Reset Value
EBI_CTL0
0x00
R/W
External Bus Interface Bank0 Control Register
0x0000_0000
EBI_CTL1
0x10
R/W
External Bus Interface Bank1 Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reversed
Reserved
23
22
21
20
19
18
17
16
Reversed
TALE
15
14
13
12
11
10
9
8
Reversed
MCLKDIV
7
6
5
4
3
2
1
0
Reversed
CACCESS
Reversed
CSPOLINV
DW16
EN
Bits
Description
[31:19]
Reserved
Reserved.
[18:16]
TALE
Extend Time of ALE
The EBI_ALE high pulse period (tALE) to latch the address can be controlled by TALE.
tALE = (TALE + 1)*EBI_MCLK.
Note:
This field only available in EBI_CTL0 register
[15:11]
Reserved
Reserved.
[10:8]
MCLKDIV
External Output Clock Divider
The frequency of EBI output clock (MCLK) is controlled by MCLKDIV as follow:
000 = HCLK/1.
001 = HCLK/2.
010 = HCLK/4.
011 = HCLK/8.
100 = HCLK/16.
101 = HCLK/32.
110 = HCLK/64.
111 = HCLK/128.
[7:5]
Reserved
Reserved.
[4]
CACCESS
Continuous Data Access Mode
When continuous access mode enabled, the tASU, tALE and tLHD cycles are bypass for
continuous data transfer request.
0 = Continuous data access mode Disabled.
1 = Continuous data access mode Enabled.
[3]
Reserved
Reserved.