
NUC126
Aug. 08, 2018
Page
777
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
USCI0_CTL0
PE.4
MFP4
PC.3
MFP5
PB.8, PE.2
MFP8
USCI0_CTL1
PC.2, PC.7
MFP4
PB.4
MFP8
USCI0_DAT0
PC.0, PC.5
MFP4
PB.2
MFP8
USCI0_DAT1
PC.1, PC.6
MFP4
PB.3
MFP8
6.21.4.2 Basic Configuration of USCI1 SPI
Clock Source Configuration
–
Enable USCI1 peripheral clock in USCI1CKEN (CLK_APBCLK1[9]).
–
Enable USCI1_SPI functi on USCI_CTL[2:0] register, USCI_CTL[2:0]=3
’b001
Reset Configuration
–
Reset USCI1 controller in USCI1RST (SYS_IPRST2[9]).
Pin Configuration
Group
Pin Name
GPIO
MFP
USCI1
USCI1_CLK
PD.15
MFP1
PA.15
MFP4
PA.3
MFP8
USCI1_CTL0
PD.12
MFP1
PA.0
MFP4
PA.2
MFP8
USCI1_CTL1
PD.7
MFP1
PA.1, PA.14
MFP4
USCI1_DAT0
PD.14
MFP1
PB.0
MFP6
USCI1_DAT1
PD.13
MFP1
PB.1
MFP8
6.21.4.3 Basic Configuration of USCI2 SPI
Clock Source Configuration
–
Enable USCI2 peripheral clock in USCI2CKEN (CLK_APBCLK1[10]).
–
Enable USCI2_SPI functi on USCI_CTL[2:0] register, USCI_CTL[2:0]=3
’b001