
NUC126
Aug. 08, 2018
Page
797
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
USCI Input Data Signal Configuration (USPI_DATIN0)
Register
Offset
R/W
Description
Reset Value
USPI_DATIN0
U0x10
R/W
USCI Input Data Signal Configuration Register 0
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
ININV
Reserved
SYNCSEL
Bits
Description
[31:3]
Reserved
Reserved.
[2]
ININV
Input Signal Inverse Selection
This bit defines the inverter enable of the input asynchronous signal.
0 = The un-synchronized input signal will not be inverted.
1 = The un-synchronized input signal will be inverted.
Note:
In SPI protocol, it is suggested this bit should be set as 0.
[1]
Reserved
Reserved.
[0]
SYNCSEL
Input Signal Synchronization Selection
This bit selects if the un-synchronized input signal (with optionally inverted) or the
synchronized (and optionally filtered) signal can be used as input for the data shift unit.
0 = The un-synchronized signal can be taken as input for the data shift unit.
1 = The synchronized signal can be taken as input for the data shift unit.
Note:
In SPI protocol, it is suggested this bit should be set as 0.