
NUC126
Aug. 08, 2018
Page
237
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
Flash Access Time Control Register (FMC_FTCTL)
Register
Offset
R/W
Description
Reset Value
FMC_FTCTL
0x18
R/W
Flash Access Time Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
MFPSOFF
7
6
5
4
3
2
1
0
CACHEOFF
FOM
FATS
FPSEN
Bits
Description
[31:8]
Reserved
Reserved.
[7]
CACHEOFF
Flash Cache Disable Bit (Write Protect)
0 = Flash Cache function Enabled (default).
1 = Flash Cache function Disabled.
Note:
This bit is write-protected. Refer to the SYS_REGLCTL register.
[6:4]
FOM
Frequency Optimization Mode (Write Protect)
The NUC126 series supports adjustable flash access timing to optimize the flash access
cycles in different working frequency.
0x1 = Frequency
≤ 24MHz.
1x1 = Frequency ≤ 72MHz.
Others = Frequency ≤ 48MHz.
Note:
This bit is write-protected. Refer to the SYS_REGLCTL register.
[3:0]
Reserved
Reserved.