
NUC126
Aug. 08, 2018
Page
498
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
PWM Synchronous Start Control Register (PWM_SSCTL)
Register
Offset
R/W
Description
Reset Value
PWM_SSCTL
0x11
0
R/W
PWM Synchronous Start Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
SSRC
7
6
5
4
3
2
1
0
Reserved
SSEN5
SSEN4
SSEN3
SSEN2
SSEN1
SSEN0
Bits
Description
[31:9]
Reserved
Reserved.
[8]
SSRC
PWM Synchronous Start Source Select Bit
0 = Synchronous start source come from PWM0.
1 = Synchronous start source come from PWM1.
[7:6]
Reserved
Reserved.
[n]
n=0,1..5
SSENn
PWM Synchronous Start Function Enable Bits
When synchronous start function is enabled, the PWM counter enable register
(PWM_CNTEN) can be enabled by writing PWM synchronous start trigger bit (CNTSEN).
Each bit n controls the corresponding PWM channel n.
0 = PWM synchronous start function Disabled.
1 = PWM synchronous start function Enabled.