
NUC126
Aug. 08, 2018
Page
509
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
CAPMOD2_3 bits are set to 0x3.
0 = PWM_FCAPDAT2/3 register is the first captured data to memory.
1 = PWM_RCAPDAT2/3 register is the first captured data to memory.
[10:9]
CAPMOD2_3
Select PWM_RCAPDAT2/3 or PWM_FCAODAT2/3 to Do PDMA Transfer
00 = Reserved.
01 = PWM_RCAPDAT2/3 register.
10 = PWM_FCAPDAT2/3 register.
11 = Both PWM_RCAPDAT2/3 and PWM_FCAPDAT2/3 registers.
[8]
CHEN2_3
Channel 2/3 PDMA Enable
0 = Channel 2/3 PDMA function Disabled.
1 = Channel 2/3 PDMA function Enabled for the channel 2/3 captured data and
transfer to memory.
[7:5]
Reserved
Reserved.
[4]
CHSEL0_1
Select Channel 0/1 to Do PDMA Transfer
0 = Channel0.
1 = Channel1.
[3]
CAPORD0_1
Capture Channel 0/1 Rising/Falling Order
Set this bit to determine whether the PWM_RCAPDAT0/1 or PWM_FCAPDAT0/1
register is the first captured data transferred to memory through PDMA when
CAPMOD0_1 bits are set to 0x3.
0 = PWM_FCAPDAT0/1 register is the first captured data to memory.
1 = PWM_RCAPDAT0/1 register is the first captured data to memory.
[2:1]
CAPMOD0_1
Select PWM_RCAPDAT0/1 or PWM_FCAPDAT0/1 to Do PDMA Transfer
00 = Reserved.
01 = PWM_RCAPDAT0/1 register.
10 = PWM_FCAPDAT0/1 register.
11 = Both PWM_RCAPDAT0/1 and PWM_FCAPDAT0/1 registers.
[0]
CHEN0_1
Channel 0/1 PDMA Enable Bit
0 = Channel 0/1 PDMA function Disabled.
1 = Channel 0/1 PDMA function Enabled for the channel 0/1 captured data and
transfer to memory.