
NUC126
Aug. 08, 2018
Page
619
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
SPI Data Receive Register (SPIx_RX)
Register
Offset
R/W
Description
Reset Value
SPIx_RX
0x30
R
SPI Data Receive Register
0x0000_0000
31
30
29
28
27
26
25
24
RX
23
22
21
20
19
18
17
16
RX
15
14
13
12
11
10
9
8
RX
7
6
5
4
3
2
1
0
RX
Bits
Description
[31:0]
RX
Data Receive Register
There are 4-level FIFO buffers in this controller. The data receive register holds the data
received from SPI data input pin. If the RXEMPTY (SPIx_STATUS[8] or SPIx_I2SSTS[8])
is not set to 1, the receive FIFO buffers can be accessed through software by reading this
register. This is a read only register.