
NUC126
Aug. 08, 2018
Page
202
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
Clock Fail Detector Status Register (CLK_CLKDSTS)
Register
Offset
R/W
Description
Reset Value
CLK_CLKDST
S
0x74
R/W
Clock Fail Detector Status Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
HXTFQIF
7
6
5
4
3
2
1
0
Reserved
LXTFIF
HXTFIF
Bits
Description
[31:9]
Reserved
Reserved.
[8]
HXTFQIF
HXT Clock Frequency Monitor Interrupt Flag (Write Protect)
0 = 4~24 MHz external high speed crystal oscillator (HXT) clock normal.
1 = 4~24 MHz external high speed crystal oscillator (HXT) clock frequency abnormal.
Note1:
This bit can be cleared to 0 by software writing ‘1’.
Note2:
This bit is write protected. Refer to the SYS_REGLCTL register.
[7:2]
Reserved
Reserved.
[1]
LXTFIF
LXT Clock Fail Interrupt Flag (Write Protect)
0 = 32.768 kHz external low speed crystal oscillator (LXT) clock normal.
1 = 32.768 kHz external low speed crystal oscillator (LXT) stop.
Note1:
This bit can be cleared to 0 by software writing ‘1’.
Note2:
This bit is write protected. Refer to the SYS_REGLCTL register.
[0]
HXTFIF
HXT Clock Fail Interrupt Flag (Write Protect)
0 = 4~24 MHz external high speed crystal oscillator (HXT) clock normal.
1 = 4~24 MHz external high speed crystal oscillator (HXT) clock stop.
Note1:
This bit can be cleared to 0 by software writing ‘1’.
Note2:
This bit is write protected. Refer to the SYS_REGLCTL register.