
NUC126
Aug. 08, 2018
Page
375
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
I
2
C Timing Configure Control Register (I2C_TMCTL)
Register
Offset
R/W
Description
Reset Value
I2C_TMCTL
0x4C
R/W
I
2
C Timing Configure Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
HTCTL
7
6
5
4
3
2
1
0
HTCTL
STCTL
Bits
Description
[31:12]
Reserved
Reserved.
[11:6]
HTCTL
Hold Time Configure Control Register
This field is used to generate the delay timing between SCL falling edge and SDA rising
edge in transmission mode.
The delay hold time is numbers of peripheral clock = HTCTL x PCLK.
[5:0]
STCTL
Setup Time Configure Control Register
This field is used to generate a delay timing between SDA falling edge and SCL rising
edge in transmission mode.
The delay setup time is numbers of peripheral clock = STCTL x PCLK.
Note:
Setup time setting should not make SCL output less than three PCLKs.