
NUC126
Aug. 08, 2018
Page
482
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
PWM Software Brake Control Register (PWM_SWBRK)
Register
Offset
R/W
Description
Reset Value
PWM_SWBR
K
0xDC W
PWM Software Brake Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
BRKLTRG4
BRKLTRG2
BRKLTRG0
7
6
5
4
3
2
1
0
Reserved
BRKETRG4
BRKETRG2
BRKETRG0
Bits
Description
[31:11]
Reserved
Reserved.
[n/2+8]
n=0,2,4
BRKLTRGn
PWM Level Brake Software Trigger (Write Only) (Write Protect)
Write 1 to this bit will trigger level brake, and set BRKLIFn bits to 1 in
PWM_INTSTS1 register. Each bit n controls the corresponding PWM pair n.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[7:3]
Reserved
Reserved.
[n/2]
n=0,2,4
BRKETRGn
PWM Edge Brake Software Trigger (Write Only) (Write Protect)
Write 1 to this bit will trigger Edge brake, and set BRKEIFn bits to 1 in
PWM_INTSTS1 register. Each bit n controls the corresponding PWM pair n.
Note:
This register is write protected. Refer to REGWRPROT register.