
NUC126
Aug. 08, 2018
Page
564
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
SC Alternate Control Register (SC_ALTCTL)
Register
Offset
R/W
Description
Reset Value
SC_ALTCTL
0x08
R/W
SC Alternate Control Register
0x0000_0000
31
30
29
28
27
26
25
24
SYNC
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
ACTSTS2
ACTSTS1
ACTSTS0
RXBGTEN
ADACEN
Reserved
INITSEL
7
6
5
4
3
2
1
0
CNTEN2
CNTEN1
CNTEN0
WARSTEN
ACTEN
DACTEN
RXRST
TXRST
Bits
Description
[31]
SYNC
SYNC Flag Indicator (Read Only)
Due to synchronization, user should check this bit when writing a new value to
SC_ALTCTL register.
0 = Synchronizing is completion, user can write new data to SC_ALTCTL register.
1 = Last value is synchronizing.
[30:16]
Reserved
Reserved.
[15]
ACTSTS2
Internal Timer2 Active Status (Read Only)
This bit indicates the timer counter status of timer2.
0 = Timer2 is not active.
1 = Timer2 is active.
Note:
Timer2 is active does not always mean timer2 is counting the CNT
(SC_TMRCTL2[7:0]).
[14]
ACTSTS1
Internal Timer1 Active Status (Read Only)
This bit indicates the timer counter status of timer1.
0 = Timer1 is not active.
1 = Timer1 is active.
Note:
Timer1 is active does not always mean timer1 is counting the CNT
(SC_TMRCTL1[7:0]).
[13]
ACTSTS0
Internal Timer0 Active Status (Read Only)
This bit indicates the timer counter status of timer0.
0 = Timer0 is not active.
1 = Timer0 is active.
Note:
Timer0 is active does not always mean timer0 is counting the CNT
(SC_TMRCTL0[23:0]).
[12]
RXBGTEN
Receiver Block Guard Time Function Enable Bit
This bit enables the receiver block guard time function.
0 = Receiver block guard time function Disabled.
1 = Receiver block guard time function Enabled.