
NUC126
Aug. 08, 2018
Page
698
of 943
Rev 1.03
NUC12
6 S
E
RI
E
S
T
E
CH
NI
CA
L R
E
F
E
RE
NCE
MA
NUA
L
Timer PWM Synchronous Control Register (TIMERx PWMSCTL)
Register
Offset
R/W
Description
Reset Value
TIMER0_PWMS
CTL
T0x94 R/W
Timer0 PWM Synchronous Control Register
0x0000_0000
TIMER1_PWMS
CTL
T0x19
4
R/W
Timer1 PWM Synchronous Control Register
0x0000_0000
TIMER2_PWMS
CTL
T0x94 R/W
Timer2 PWM Synchronous Control Register
0x0000_0000
TIMER3_PWMS
CTL
T0x19
4
R/W
Timer3 PWM Synchronous Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
SYNCSRC
7
6
5
4
3
2
1
0
Reserved
SYNCMODE
Bits
Description
[31:9]
Reserved
Reserved.
[8]
SYNCSRC
PWM Synchronous Counter Start/Clear Source Select
0 = Counter synchronous start/clear by trigger TIMER0_PWMSTRG STRGEN.
1 = Counter synchronous start/clear by trigger TIMER2_PWMSTRG STRGEN.
Note1:
If TIMER0/1/2/3 PWM counter synchronous source are from TIMER0,
TIME0_PWMSCTL[8],
TIME1_PWMSCTL[8],
TIME2_PWMSCTL[8]
and
TIME3_PWMSCTL[8] should be 0.
Note2:
If TIMER0/1/ PWM counter synchronous source are from TIMER0,
TIME0_PWMSCTL[8] and TIME1_PWMSCTL[8] should be set 0, and TIMER2/3/ PWM
counter
synchronous
source
are
from
TIMER2,
TIME2_PWMSCTL[8]
and
TIME3_PWMSCTL[8] should be set 1.
[7:2]
Reserved
Reserved.
[1:0]
SYNCMODE
PWM Synchronous Mode Enable Select
00 = PWM synchronous function Disabled.
01 = PWM synchronous counter start function Enabled.
10 = Reserved.
11 = PWM synchronous counter clear function Enabled.