![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 99](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630099.webp)
www.geehy.com Page 98
Field
Name
R/W
Description
0
LSIEN
R/W
Low-Speed Internal Oscillator Enable
Set to 1 or cleared by software.
0: Disable
1: Enable
1
LSIRDYFLG
R
Low-Speed Internal Oscillator Ready Flag
When LSICLK is stable, this bit is set to 1 by hardware, and
when it is unstable, it is cleared by hardware.
0: Not ready
1. Ready
23:2
Reserved
24
RSTFLGCLR
RT_W
Reset Flag Clear
The reset flag is set or cleared by software, including
RSTFLGCLR.
0: Disable
1: Clear the reset flag
25
BORRSTFLG
R
BOR flag
It is set by hardware when brownout reset occurs; otherwise it
is cleared by setting RSTFLGCLR bit.
0: Reset does did not occur
1: Reset occurred
26
PINRSTFLG
R
PIN Reset Flag
It is set by hardware when pin reset occurs; otherwise it is
cleared by setting RSTFLGCLR.
0: Reset does did not occur
1: Reset occurred
27
PODRSTFLG
R
POR/PDR Reset Flag
Set to 1 by hardware; cleared by software by writing
RSTFLGCLR bit.
0: No power-on/power-down reset occurs
1: Power-on/power-down reset occurs
28
SWRSTFLG
R
Software Reset Flag
Set to 1 by hardware; cleared by software by writing
RSTFLGCLR bit.
0: Reset does did not occur
1: Reset occurred
29
IWDTRSTFLG
R
Independent Watchdog Reset Flag
When independent watchdog reset occurs in V
DD
area, it is set
to 1 by hardware and cleared by software by writing
RSTFLGCLR bit.
0: Reset does did not occur
1: Reset occurred
30
WWDTRSTFLG
R
Window Watchdog Reset Flag
When window watchdog is reset, it is set to 1 by hardware
and cleared by software by writing RSTFLGCLR bit.
0: Reset does did not occur
1: Reset occurred