![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 502](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630502.webp)
www.geehy.com Page 501
Field
Name
R/W
Description
18
INEP
R
IN Endpoint Interrupt
This bit will be set to 1 when a suspended interrupt occurs to one
IN endpoint.
Determine the OUT endpoint to which an interrupt occurs by
reading OTG_HS1_DAEPINT register, and determine the causes
of the interrupt by reading OTG_HS1_DIEPINTx register; clear
this bit by clearing the corresponding state bit of
OTG_HS1_D1EPINTx register.
Note: It can be accessed only in device mode
19
ONEP
R
OUT Endpoint Interrupt
Determine the number of OUT endpoint to which an interrupt
occurs by reading OTG_HS1_DAEPINT register, and determine
the causes of the interrupt by reading OTG_HS1_DOEPINTx
register.
To clear this bit, first clear the corresponding state bit of
OTG_HS1_DOEPINTx register.
Note: It can be accessed only in device mode
20
IIINTX
RC_W1
Incomplete Isochronous IN Transfer Interrupt
This bit will be set to 1 when the transmission on at least one
synchronous IN endpoint in the current frame is not completed
This interrupt is triggered at the same time with EOPF.
Note: It can be accessed only in device mode
21
IP_OUTTX
RC_W1
Incomplete Periodic Transfer Interrupt
When this bit is set to 1, the interrupts indicated by it are different
in different modes.
In the master mode, if the periodic transaction scheduled to be
completed in the current frame is still pending (i.e. incomplete),
the incomplete periodic transmission interrupt will be triggered.
In device mode, when the transmission on at least one
synchronous OUT endpoint in the current frame is not
completed, interrupt of incomplete OUT synchronous
transmission will be triggered, and this interrupt will be triggered
at the same time with EOPF.
22
DFSUS
R
Data Fetch Suspended Interrupt
In DMA mode, when stopping fetching data due to insufficient
space of TXFIFO or request queue, a data fetch suspended
interrupt will be generated.
23
Reserved
24
HPORT
R
Host Port Interrupt
This bit will be set to 1 when the state of full-speed OTG
controller port changes in master mode.
Note: It can be accessed only in master mode.
25
HCHAN
R
Host Channels Interrupt
This bit will be set to 1 when a suspended interrupt is generated
on host channel.
Note: It can be accessed only in master mode.