![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 136](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630136.webp)
www.geehy.com Page 135
Field
Name
R/W
Description
25
、
19
、
9
、
3
TXEIFLGx
R
Stream x Transfer Error Interrupt Flag (x=4…7)
These bits are set to 1 by hardware; write 1 and set to 0 by
software on the corresponding bit of DMA_HIFCLR register.
0: No transmission error
1: Transmission error is generated
26
、
20
、
10
、
4
HTXIFLGx
R
Stream x Half Transfer Interrupt Flag (x=4…7)
These bits are set to 1 by hardware; write 1 and set to 0 by
software on the corresponding bit of DMA_HIFCLR register.
0: No half-transmission event
1: Half-transmission event is generated
27
、
21
、
11
、
5
TXCIFLGx
R
Stream x Transfer Complete Interrupt Flag (x=4…7)
These bits are set to 1 by hardware; write 1 and set to 0 by
software on the corresponding bit of DMA_HIFCLR register.
0: No transmission completion event
1: Transmission completion event is generated.
31:28
、
15:12
Reserved
DMA low interrupt flag clear register (DMA_LIFCLR)
Offset address: 0x08
Reset value: 0x0000 0000
Field
Name
R/W
Description
22
、
16
、
6
、
0
CFEIFLGx
W
Stream x Clear FIFO Error Interrupt Flag (x=0…3)
0: Invalid
1: The corresponding FEIFLGx flag in DMA_LINTSTS
register is set to 0
23
、
17
、
7
、
1
Reserved
24
、
18
、
8
、
2
CDMEIFLGx
W
Stream x Clear Direct Mode Error Interrupt Flag (x=0…3)
0: Invalid
1: The corresponding DMEIFLGx flag in DMA_LINTSTS
register is cleared to 0
25
、
19
、
9
、
3
CTXEIFLGx
W
Stream x Clear Transfer Error Interrupt Flag (x=0…3)
0: Invalid
1: The corresponding TXEIFLGx flag in DMA_LINTSTS
register is cleared to 0
26
、
20
、
10
、
4
CHTXIFLGx
W
Stream x Clear Half Transfer Interrupt Flag (x=0…3)
0: Invalid
1: The corresponding HTXIFLGx flag in DMA_LINTSTS
register is cleared to 0
27
、
21
、
11
、
5
CTXCIFLGx
W
Stream x Clear Transfer Complete Interrupt Flag (x=0…3)
0: Invalid
1: The corresponding TXCIFLGx flag in DMA_LINTSTS
register is cleared to 0
31:28
、
15:12
Reserved
DMA high interrupt flag clear register (DMA_HIFCLR)
Offset address: 0x0C