![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 313](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630313.webp)
www.geehy.com Page 312
DCI embedded synchronization unmask register
(DCI_ESYNCUM)
Offset address: 0x1C
Reset value: 0x0000 0000
This register is used to determine whether to mask the embedded code
separator. When masked, the received data will not be compared with the
separator. When the separator is unmasked, the module will compare the value
in DCI_ESYNCC with the value of the corresponding bit of the data.
Field
Name
R/W
Description
7:0
FSDUM
R/W
Frame Start Delimiter Unmask
0: Mask
1: Unmask
15:8
LSDUM
R/W
Line Start Delimiter Unmask
0: Mask
1: Unmask
23:16
LEDUM
R/W
Line End Delimiter Unmask
0: Mask
1: Unmask
31:24
FEDUM
R/W
Frame End Delimiter Unmask
0: Mask
1: Unmask
DCI cropping window start register (DCI_CROPWSTAT)
Offset address: 0x20
Reset value: 0x0000 0000
Field
Name
R/W
Description
13:0
HOFSCNT
R/W
Horizontal Offset Count
This value is the number of PIXCLK that should be vacated in the
window line before capturing data.
15:14
Reserved
28:16
VSLINECNT
R/W
Vertical Start Line Count
This bit decides to start capturing data from which line.
0x0000: Line 1
0x0001: Line 2
……
31:29
Reserved
DCI cropping window size register (DCI_CROPWSIZE)
Offset address: 0x24
Reset value: 0x0000 0000