![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 506](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630506.webp)
www.geehy.com Page 505
High-speed OTG read debug receive state register/high-speed
OTG state read and pop register
(OTG_HS1_GRXSTS/OTG_HS1_GRXSTSP)
Read offset address: 0x01C
Pop offset address: 0x020
Reset value: 0x0000 0000
Master mode
Field
Name
R/W
Description
3:0
CHNUM
R
Channel Number
This bit indicates the received data is transmitted by which channel.
14:4
BCNT
R
Byte Count
This bit indicates the byte count of received IN data packet.
16:15
DPID
R
Data PID
This bit indicates the PID of received data packet
00
:
DATA0
10
:
DATA1
01
:
DATA2
11
:
MDATA
20:17
PSTS
R
Packet Status
This bit indicates the status of the received data packet.
0010: Received IN data packet
0011: IN transmission completed
0101: Data synchronization error
0111: Channel stop
Others: Reserved
31:21
Reserved
Device mode
Field
Name
R/W
Description
3:0
EPNUM
R
Endpoint Number
This bit indicates the received data is transmitted by which endpoint.
14:4
BCNT
R
Byte Count
This bit indicates the byte count of received data packet.
16:15
DPID
R
Data PID
This bit indicates the received data packet ID (PID).
00
:
DATA0
01
:
DATA2
10
:
DATA1
11
:
MDATA
20:17
PSTS
R
Packet Status
This bit indicates the status of received data packet
0001: Global OUT NAK
0010: Received OUT data packet
0011: OUT transmission completed