www.geehy.com Page 51
Field
Name
R/W
Description
12:9
CAWCFG
R/W
Column Address Width Configure
0000-0110: Reserved
0111: The column address is 8 bits
1000: The column address is 9 bits
……
1110: The column address is 15 bits
1111: Reserved
14:13
DWCFG
R/W
Data Width Configure
00: SDRAM data bit width is 16 bits
Others reserved
31:15
Reserved
Timing register 0 (DMC_TIM0)
Offset address: 0x04
Reset value: 0x019A 5252
Field
Name
R/W
Description
1:0
CASLSEL0
R/W
CAS Latency Select
CAS = C
(
ECASLSEL1<< 2
)
00: 1 clock cycle
01: 2 clock cycles
10: 3 clock cycles
11: 4 clock cycles
Others: Reserved
5:2
RASMINTSEL
R/W
RAS Minimum Time Select
These bits are used to select the minimum time between row
activation and precharge.
0000: 1 clock cycle
0001: 2 clock cycles
……
1111: 16 clock cycles
8:6
DTIMSEL
R/W
RAS To CAS Delay Time Select
000: 1 clock cycle
001: 2 clock cycles
……
111: 8 clock cycles
11:9
PCPSEL
R/W
Precharge Period Select
000: 1 clock cycle
001: 2 clock cycles
……
111: 8 clock cycles
13:12
WRTIMSEL
R/W
Select Time Between The Last Data And The Next Precharge For
Write
00: 1 clock cycle
01: 2 clock cycles
10: 3 clock cycles
11: 4 clock cycles