![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 583](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630583.webp)
www.geehy.com Page 582
Field
Name
R/W
Description
23:16
FL2OFF
R/W
Filter 2 Offset
This register defines the offset (within the frame range) of the frame
to be detected by the filter x. This 8-bit mode offset is the offset of the
first byte of the filter x to be detected. The minimum allowable value
is 12, which indicates the 13th byte of the frame (the offset value 0
indicates the first byte of the frame).
31:24
FL3OFF
R/W
Filter 3 Offset
This register defines the offset (within the frame range) of the frame
to be detected by the filter x. This 8-bit mode offset is the offset of the
first byte of the filter x to be detected. The minimum allowable value
is 12, which indicates the 13th byte of the frame (the offset value 0
indicates the first byte of the frame).
Wake-up frame filter register 6 (MAC_WKUPFFL6)
Field
Name
R/W
Description
15:0
FL0CRC16
R/W
Filter 0 CRC-16
This register contains the CRC_16 value calculated according to the
mode, and the byte mask programmed for wake-up filter register
module.
31:16
FL1CRC16
R/W
Filter 1 CRC-16
This register contains the CRC_16 value calculated according to the
mode, and the byte mask programmed for wake-up filter register
module.
Wake-up frame filter register 7 (MAC_WKUPFFL7)
Field
Name
R/W
Description
15:0
FL2CRC16
R/W
Filter 2 CRC-16
This register contains the CRC_16 value calculated according to the
mode, and the byte mask programmed for wake-up filter register
module.
31:16
FL3CRC16
R/W
Filter 3 CRC-16
This register contains the CRC_16 value calculated according to the
mode, and the byte mask programmed for wake-up filter register
module.
PMT control and state register (MAC_PMTCTRLSTS)
Offset address: 0x2C
Reset value: 0x0000 0000
This register will configure the wake-up time request and monitor the wake-up
event.