![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 609](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630609.webp)
www.geehy.com Page 608
Field
Name
R/W
Description
ETH_DMASTS[13]: Fatal bus error
16
NINTSEN
R/W
Normal Interrupt Summary Enable
When this bit is set, the normal interrupt summary will be enabled.
When this bit is reset, the normal interrupt summary will be disabled.
This bit can enable the following interrupts:
ETH_DMASTS[0]: Transmit interrupt
ETH_DMASTS[2]: Transmit buffer is unavailable
ETH_DMASTS[6]: Receive interrupt
ETH_DMASTS[14]: Early receive interrupt
31:17
Reserved
Missed frame and buffer overflow counter register
(ETH_DMAMFABOCNT)
Offset address: 0x1020
Reset value: 0x0000 0000
Field
Name
R/W
Description
15:0
MISFCNT
RC_R
Controller Missed Frame Counter
It indicates the number of frames lost by the controller because the
host receive buffer is not available. This counter will increase each
time the DMA discards an incoming frame.
16
MISFCNTOVF RC_R Overflow Bit for Missed Frame Counter
27:17
AMISFCNT
RC_R
Application
Missed
Frame Counter
It indicates the number of frames lost by application program.
28
OVFCNTOVF RC_R Overflow Bit for FIFO Overflow Counter
31:29
Reserved
Receive flag watchdog timer register (ETH_DMARXFLGWDT)
Offset address: 0x1024
Reset value: 0x0000 0000
Field
Name
R/W
Description
7:0
RXWDTCNT R/W
RXFLG Watchdog Timer Count
This bit indicates the number of system clock cycles for setting the
watchdog timer is multiplied by 256. The watchdog timer is triggered
by the value set by the program after Rx DMA completes the
transmission of a frame in which the RXFLG state bit is not set,
because of the setting in the corresponding descriptor RXDES1[31].
After the watchdog timer times out, set the RXFLG bit to stop the
timer. Because RXFLG automatically sets RXDES1[31] of the
received frame, the RXFLG bit is set to high level, and the watchdog
timer is reset.
31:8
Reserved
Current host transmit descriptor register (ETH_DMAHTXD)
Offset address: 0x1048
Reset value: 0x0000 0000