![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 309](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630309.webp)
www.geehy.com Page 308
Register name
Description
Offset address
DCI_INTCLR
DCI clear interrupt register
0x14
DCI_ESYNCC
DCI embedded synchronization code register
0x18
DCI_ESYNCUM
DCI embedded synchronization unmask register
0x1C
DCI_CROPWSTAT
DCI cropping window start register
0x20
DCI_CROPWSIZE
DCI cropping window size register
0x24
DCI_DATA
DCI data register
0x28
Register functional description
DCI control register (DCI_CTRL)
Offset address: 0x00
Reset value: 0x0000 0000
Field
Name
R/W
Description
0
CEN
R/W
Capture Enable
0: Disable
1: Enable
1
CMODE
R/W
Capture Mode
0: Continuous acquisition mode
1: Snapshot mode
2
CROPF
R/W
Crop Feature
0: When the number of bytes contained in the image frame is a multiple
of 4, the module can obtain a complete image
1: When the window size is larger than the image size, the module
captures the whole image; otherwise it only captures the image data
of the specified area in the cropping window register
(DCI_CROPWSTAT and DCI_CROPWSIZE)
3
JPGFM
R/W
JPEG Format
0: Uncompressed video format
1: JPEG format
4
ESYNCSEL
R/W
Embedded Synchronization Select
0: Select hardware synchronization
1: Select embedded code synchronization
5
PXCLKPOL
R/W
Pixel Clock Polarity
0: Falling edge capture
1: Rising edge capture
6
HSYNCPOL
R/W
Horizontal Synchronization Polarity
0: Data is valid when HSYNC is at low level
1: Data is valid when HSYNC is at high level
7
VSYNCPOL
R/W
Vertical Synchronization Polarity
0: Data is valid when VSYNC is at low level
1: Data is valid when VSYNC is at high level