![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 241](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630241.webp)
www.geehy.com Page 240
Figure 62 Single-pulse Mode Timing Diagram
t
DELAY
t
PULSE
AUTORLD
CC1
OCxREF
OCx
Forced output mode
In the forced output mode, the comparison result is ignored, and the
corresponding level is directly output according to the configuration instruction.
CCxSEL=00 for TMRx_CCMx register, set CCx channel as output
OCxMOD=100/101 for TMRx_CCMx register, set to force OCxREF
signal to invalid/valid state
In this mode, the corresponding interrupt and DMA request will still be
generated.
TMR9/12 register address mapping
In the following table, all registers of TMR9/12 are mapped to a 16-bit
addressable (address) space.
Table 70 TMR9/12 Register Address Mapping
Register name
Description
Offset address
TMRx_CTRL1
Control register 1
0x00
TMRx_CTRL2
Control register 2
0x04
TMRx_SMCTRL
Slave mode control register
0x08
TMRx_DIEN
DMA/Interrupt enable register
0x0C
TMRx_STS
State register
0x10
TMRx_CEG
Control event generation register
0x14
TMRx_CCM1
Capture/Compare mode register 1
0x18
TMRx_CCEN
Capture/Compare enable register
0x20
TMRx_CNT
Counter register
0x24
TMRx_PSC
Prescaler register
0x28