![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 582](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630582.webp)
www.geehy.com Page 581
Field
Name
R/W
Description
3:0
FL0COM
R/W
Filter 0 Command
This 4-bit command controls filter x operation. Bit 3 specifies the
address type and defines the destination address type of the mode.
When this bit is set to 1, the mode is applicable only to multicast
frames. When this bit is reset, the mode is applicable only to unicast
frames. Bit 2 and Bit 1 are reserved bits. Bit 0 is the enable bit of
filter X; if bit 0 is set to 1, filter x will be enabled.
7:4
Reserved
11:8
FL1COM
R/W
Filter 1 Command
This 4-bit command controls filter x operation. Bit 3 specifies the
address type and defines the destination address type of the mode.
When this bit is set to 1, the mode is applicable only to multicast
frames. When this bit is reset, the mode is applicable only to unicast
frames. Bit 2 and Bit 1 are reserved bits. Bit 0 is the enable bit of
filter X; if bit 0 is set to 1, filter x will be enabled.
15:12
Reserved
19:16
FL2COM
R/W
Filter 2 Command
This 4-bit command controls filter x operation. Bit 3 specifies the
address type and defines the destination address type of the mode.
When this bit is set to 1, the mode is applicable only to multicast
frames. When this bit is reset, the mode is applicable only to unicast
frames. Bit 2 and Bit 1 are reserved bits. Bit 0 is the enable bit of
filter X; if bit 0 is set to 1, filter x will be enabled.
23:20
Reserved
27:24
FL3COM
R/W
Filter 3 Command
This 4-bit command controls filter x operation. Bit 3 specifies the
address type and defines the destination address type of the mode.
When this bit is set to 1, the mode is applicable only to multicast
frames. When this bit is reset, the mode is applicable only to unicast
frames. Bit 2 and Bit 1 are reserved bits. Bit 0 is the enable bit of
filter X; if bit 0 is set to 1, filter x will be enabled.
31:28
Reserved
Wake-up frame filter register 5 (MAC_WKUPFFL5)
Field
Name
R/W
Description
7:0
FL0OFF
R/W
Filter 0 Offset
This register defines the offset (within the frame range) of the frame
to be detected by the filter x. This 8-bit mode offset is the offset of the
first byte of the filter x to be detected. The minimum allowable value
is 12, which indicates the 13th byte of the frame (the offset value 0
indicates the first byte of the frame).
15:8
FL1OFF
R/W
Filter 1 Offset
This register defines the offset (within the frame range) of the frame
to be detected by the filter x. This 8-bit mode offset is the offset of the
first byte of the filter x to be detected. The minimum allowable value
is 12, which indicates the 13th byte of the frame (the offset value 0
indicates the first byte of the frame).