![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 72](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630072.webp)
www.geehy.com Page 71
Register name
Description
Offset address
RCM_PLL1CFG
PLL1 configuration register
0x04
RCM_CFG
Clock configuration register
0x08
RCM_INT
Clock interrupt register
0x0C
RCM_AHB1RST
AHB1 peripheral reset register
0x10
RCM_AHB2RST
AHB2 peripheral reset register
0x14
RCM_AHB3RST
AHB3 peripheral reset register
0x18
RCM_APB1RST
APB1 peripheral reset register
0x20
RCM_APB2RST
APB2 peripheral reset register
0x24
RCM_AHB1CLKEN
AHB1 peripheral clock enable register
0x30
RCM_AHB2CLKEN
AHB2 peripheral clock enable register
0x34
RCM_AHB3CLKEN
AHB3 peripheral clock enable register
0x38
RCM_APB1CLKEN
APB1 peripheral clock enble register
0x40
RCM_APB2CLKEN
APB2 peripheral clock enble register
0x44
RCM_LPAHB1CLKEN
AHB1 peripheral clock enable register in
low-power mode
0x50
RCM_LPAHB2CLKEN
AHB2 peripheral clock enable register in
low-power mode
0x54
RCM_LPAHB3CLKEN
AHB3 peripheral clock enable register in
low-power mode
0x58
RCM_LPAPB1CLKEN
APB1 peripheral clock enable register in
low-power mode
0x60
RCM_LPAPB2CLKEN
APB2 peripheral clock enable register in
low-power mode
0x64
RCM_BDCTRL
Backup domain control register
0x70
RCM_CSTS
Clock control/state register
0x74
RCM_SSCCFG
Spread spectrum clock configuration
register
0x80
RCM_PLL2CFG
PLL2 configuration register
0x84
Register functional description
Clock control register (RCM_CTRL)
Offset address: 0x00
Reset value: 0x0000 XX83; X means undefined
Access: Access in the form of word, half word and byte, without wait cycle