![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 448](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630448.webp)
www.geehy.com Page 447
(1) Static flag (bit [23:22, 10:0]): Write SDIO interrupt clear register to clear
these bits.
(2) Dynamtic flag (bits [21:11]: The state of these bits changes according to the
logic of corresponding part.
Field
Name
R/W
Description
0
COMRESP
R
Command Response Received (CRC detection failure)
1
DBDR
R
Data Block Sent/Received (CRC detection failure)
2
CMDRESTO
R
Command Response Timeout
Command timeout period is 64 SDIO_CLK clock cycles.
3
DATATO
R
Data Timeout
4
TXUDRER
R
Transmit FIFO Underrun Error
5
RXOVRER
R
Received FIFO Overrun Error
6
CMDRES
R
Command Response (CRC detection succeeded)
7
CMDSENT
R
Command Sent (No Response Required)
8
DATAEND
R
Data end (data counter, SDIO_DCNT=0)
9
SBE
R
Start Bit Not Detected On All Data Signals In Wide Bus Mode
10
DBCP
R
Data Block Sent/Received
11
CMDACT
R
Command Transfer In Progress
12
TXACT
R
Data Transmit In Progress
13
RXACT
R
Data Receive In Progress
14
TXFHF
R
Transmit FIFO Half Empty:
At least 8 more words can be written in FIFO.
15
RXFHF
R
Receive FIFO Half Full
There are at least eight words in FIFO.
16
TXFF
R
Transmit FIFO Full
17
RXFF
R
Receive FIFO Full
If the hardware flow control is used, the RXFF signal will become
effective when the FIFO is still 2 words short.
18
TXFE
R
Transmit FIFO Empty
If the hardware flow control is used, the TXFE signal will become
effective when the FIFO contains 2 words.
19
RXFE
R
Receive FIFO Empty
20
TXDA
R
Data Available In Transmit FIFO
21
RXDA
R
Data Available In Receive FIFO
22
SDIOINT
R
SDIO Interrupt Received
23
ATAEND
R
CE-ATA Command Completion Signal Received For CMD61
31:24
Reserved