![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 517](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630517.webp)
www.geehy.com Page 516
Field
Name
R/W
Description
11: All
16
DO_CMP_SPL
R/W
Do Complete Split
0: Reserved
1: Transmit the request to the host to perform complete split
transaction
30:17
Reserved
31
SPLEN
R/W
Split Enable
0: Disable
1: Enable; the channel is enabled to execute split transaction
High-speed OTG host channel-X interrupt register
(OTG_HS1_HCHINTX) (X=0…11)
Offset address: 0x508+20*X
Reset value: 0x0000 0000
Field
Name
R/W
Description
0
TSFCMPN
RC_W1
Transfer Complete Normally
The transmission is completed normally without error.
1
TSFCMPAN
RC_W1
Transfer Complete Abnormally
The transmission is abnormal, causing abnormal end.
2
AHBERR
RC_W1
AHB Error
Error that occurs only in DMA mode and during AHB read/write
operation.
3
RXSTALL
RC_W1 STALL Response Received Interrupt
4
RXNAK
RC_W1 NAK Response Received Interrupt
5
RXTXACK
RC_W1 ACK Response Received/Transmitted Interrupt
6
RXNYET
RC_W1 NYET Response Received Interrupt
7
TERR
RC_W1
Transaction Error
Indicate that one of the following errors occurs:
CRC failure
Timeout
Bit stuffing error
EOP error
8
BABBLE
RC_W1 Babble Error
9
FOVR
RC_W1 Frame Overrun Error
10
DTOG
RC_W1 Data Toggle Error
31:11
Reserved
High-speed OTG host channel-X interrupt mask register
(OTG_HS1_HCHIMASKX) (X=0…11)
Offset address: 0x50C+20*X
Reset value: 0x0000 0000