![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 606](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630606.webp)
www.geehy.com Page 605
Field
Name
R/W
Description
00
:
64
01
:
32
10
:
96
11
:
128
5
Reserved
6
FUF
R/W
Forward Undersized Good Frames
When it is set, Rx FIFO will forward small frames, including padding
bytes and CRC. When it is reset, Rx FIFO will discard all frames less
than 64 bytes unless a frame has been transmitted because the
receiving threshold is low, such as RTC=01.
7
FERRF
R/W
Forward Error Frames
When this bit is reset, Rx FIFO will discard the frames with error state.
However, if the start byte pointer of the frame has been transferred to
the read controller end (in threshold mode), the frame will not be
discarded.
If the start byte of the frame is not transmitted (output) on the ARI bus,
Rx FIFO will discard the error frame.
12:8
Reserved
13
STTX
R/W
Start or Stop Transmission Command
When this bit is set, the transmission will be put in the running state,
and DMA will check the transmit list of the current location to obtain the
frame to be transmitted. The descriptor tries to obtain from the current
location in the list or from the previous location reserved when the
transmission stops. If the DMA does not own the current descriptor, the
transmission will enter the suspended state and the ETH_DMASTS[2]
will be set. This command will take effect only when the transmission
stops. If the command is issued before the ETH_DMATXDLADDR
register is set, DMA behavior is unpredictable.
When this bit is reset, the transmission process will stop after
transmission of the current frame is completed. The location of next
descriptor in the transmit list will be saved and when transmission is
restarted, it will become the current location. The stop transmission
command is valid only when transmission of the current frame is
completed or the transmission is in the "suspended" state.
16:14 TXTHCTRL R/W
Transmit Threshold Control
These bits control the threshold level of the transmit FIFO. At the
beginning of transmission, the frame size in the transmit FIFO is
greater than the threshold. In addition, the complete frame with the
length less than the threshold will also be transmitted. These bits are
used only when the bit [21] is reset.
000
:
64
001
:
128
010
:
192
011
:
256
100
:
40
101
:
32
110
:
24
111
:
16
19:17
Reserved