![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 56](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630056.webp)
www.geehy.com Page 55
System configuration controller (SYSCFG)
Main characteristics
Remapping of configuration memory
Select MAC PHY interface
Configure external interrupt of GPIO
Control I/O compensation cell
I/O compensation cell
When the I/O output buffer speed is configured as 50MHz or 100MHz, the I/O
port noise will affect the power supply voltage. Therefore, at this time (when the
power supply voltage is 2.4~3.6V), the compensation cell can be enabled to
control the t
f(IO)out
/t
r(IO)out
slope to reduce the impact on the power supply.
Register address mapping
Table 29 SYSCFG Register Address Mapping
Register name
Description
Offset address
SYSCFG_MMSEL
Memory mapping selection register
0x00
SYSCFG_PMCFG
Peripheral mode configuration register
0x04
SYSCFG_EINTCFG1
External interrupt register 1
0x08
SYSCFG_EINTCFG2
External interrupt register 2
0x0C
SYSCFG_EINTCFG3
External interrupt register 3
0x10
SYSCFG_EINTCFG4
External interrupt register 4
0x14
SYSCFG_CCCTRL
Compensation cell control register
0x20
Register functional description
Memory mapping selection register (SYSCFG_MMSEL)
Offset address: 0x00
Reset value: 0x0000 000X (after reset, the value of X is the same as the setting
of BOOT pin)
This register is used to configure in the memory area accessed at the address
0x0000 0000 through the software so as to bypass BOOT pin.