![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 476](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630476.webp)
www.geehy.com Page 475
Field
Name
R/W
Description
7
TERRM
R/W
Transaction Error Mask
0: Mask
1: Not mask
8
BABBLEM
R/W
Babble Error Mask
0: Mask
1: Not mask
9
FOVRM
R/W
Frame Overrun Error Mask
0: Mask
1: Not mask
10
DTOGM
R/W
Data Toggle Error Mask
0: Mask
1: Not mask
31:11
Reserved
Full-speed OTG host channel-X transmission size register
(OTG_FS_HCHTSIZEX) (X=0…7)
Offset address: 0x510+20*X
Reset value: 0x0000 0000
Field
Name
R/W
Description
18:0
TSFSIZE
R/W
Transfer Size
For IN: The value of this bit is the size reserved for the
transmission buffer, which is generally an integer multiple of
the maximum data packet.
For OUT: The value of this bit determines the number of bytes
to be transmitted by the host.
28:19
PCKTCNT
R/W
Packet Count
This bit indicates the value of the transmitted or received data
packet. For each data packet transmitted, the value of this bit
decreases by 1. When it decreases to 0, it means that the
transmission is completed.
30:29
DATAPID
R/W
Data PID
This bit is initial PID of data communication.
00
:
DATA0
01
:
DATA2
10
:
DATA1
11: MDATA (controlled transmission)/SETUP (uncontrolled
transmission)
31
Reserved
OTG_FS device mode register address mapping
Table 136 OTG_FS Device Mode Register Address Mapping
Register name
Description
Offset address
OTG_FS_DCFG
Full-speed OTG device configuration register
0x800