![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 97](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630097.webp)
www.geehy.com Page 96
Field
Name
R/W
Description
3:2
Reserved
4
USART1EN R/W
USART1 Clock Enable
0: Disable
1: Enable
5
USART6EN R/W
USART6 Clock Enable
0: Disable
1: Enable
7:6
Reserved
8
ADC1EN
R/W
ADC1 Interface Clock Enable
0: Disable
1: Enable
9
ADC2EN
R/W
ADC2 Interface Clock Enable
0: Disable
1: Enable
10
ADC3EN
R/W
ADC3 Interface Clock Enable
0: Disable
1: Enable
11
SDIOEN
R/W
SDIO Clock Enable
0: Disable
1: Enable
12
SPI1EN
R/W
SPI1 Clock Enable
0: Disable
1: Enable
13
Reserved
14
SYSCFGEN R/W
SYSCFG Module Clock Enable
0: Disable
1: Enable
15
Reserved
16
TMR9EN
R/W
TMR9 Clock Enable
0: Disable
1: Enable
17
TMR10EN
R/W
TMR10 Clock Enable
0: Disable
1: Enable
18
TMR11EN
R/W
TMR11 Clock Enable
0: Disable
1: Enable
31:19
Reserved
Backup domain control register (RCM_BDCTRL)
Offset address: 0x70
Reset value: 0x0000 0000, which can be reset effectively only by RTC domain
Access: Access in the form of word, half word and byte, with 0 to 3 wait cycles