![Geehy SEMICONDUCTOR APM32F405 Series Скачать руководство пользователя страница 450](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f405-series/apm32f405-series_user-manual_573630450.webp)
www.geehy.com Page 449
Field
Name
R/W
Description
10
DBCP
R/W
DBCP Flag Clear
Clear DBCP flag.
0: Invalid
1: Clear
21:11
Reserved
22
SDIOIT
R/W
SDIOIT flag clear bit
Clear SDIOIT flag.
0: Invalid
1: Clear
23
ATAEND
R/W
ATAEND flag clear bit
Clear ATAEND flag.
0: Invalid
1: Clear
31:24
Reserved
SDIO interrupt mask register (SDIO_MASK)
Offset address: 0x3C
Reset value: 0x0000 0000
Set or cleared by software.
When the corresponding bit is set to 1, SDIO_MASK interrupt mask register
decides which state bit generates an interrupt.
Field
Name
R/W
Description
0
CCRCFAIL
R/W
Command CRC Fail Interrupt Enable
Enable/Disable command block CRC detection failure interrupt.
0: Disable
1: Enable
1
DCRCFAIL
R/W
Data CRC Fail Interrupt Enable
Enable/Disable data block CRC detection failure interrupt.
0: Disable
1: Enable
2
CMDTO
R/W
Command Timeout Interrupt Enable
Enable/Disable command timeout interrupt.
0: Disable
1: Enable
3
DATATO
R/W
Data timeout interrupt enable
Enable/Disable data timeout interrupt.
0: Disable
1: Enable
4
TXURER
R/W
Tx FIFO Underrun Error Interrupt Enable
Enable/Disable transmit FIFO underrun error interrupt.
0: Disable
1: Enable