MB89620 series
CHAPTER 4 I/O PORTS
93
4.2 Ports 0 and 1
4.2.2 Operation of Ports 0 and 1
This section describes the operations of the ports 0 and 1 in single-chip mode.
n
Operation of Ports 0 and 1 (Single-chip Mode)
l
Operation as an output port
•
Setting the corresponding DDR0 or DDR1 register bit to “1” sets a pin as an output port.
•
When a pin is set as an output port, the output buffer is “ON” and the pin outputs the data
stored in the output latch.
•
Writing data to the PDR0 and PDR1 registers stores the data in the output latch and outputs
the data directly to the pin.
•
Reading the PDR0 or PDR1 register returns the pin value (“0” or “1”, the same value as the
output latch).
Note:
As the bit manipulation instructions (SETB and CLRB) read the output latch data rather than the pin
level, the instructions do not change the output latch values for bits other than the bit being set or
cleared.
l
Operation as an input port
•
Setting the corresponding DDR0 or DDR1 register bit to “0” sets a pin as an input port.
•
When a pin is set as an input port, the output buffer is “OFF” and the pin goes to the high-
impedance state.
•
Writing data to the PDR0 and PDR1 registers stores the data in the output latch but does not
output the data to the pin.
•
Reading the PDR0 or PDR1 register returns the pin value (“0” or “1”).
l
Operation at reset
•
Resetting the CPU initializes the DDR0 and DDR1 register values to “0”. This sets all output
buffers “OFF” (all pins become input ports) and sets the pins to the high-impedance state.
•
The PDR0 and PDR1 registers are not initialized by a reset. Therefore, to use as output
ports, the output data must be set in the PDR0 and PDR1 registers before setting the
corresponding DDR0 or DDR1 register bits to output mode.
l
Operation in stop mode
The pins go to the high-impedance state if the pin state specification bit in the standby control
register (STBC: SPL) is “1” when the device changes to stop mode. This is achieved by forcibly
setting the output buffer “OFF” regardless of the DDR0 and DDR1 register values.
Table 4.2.2 lists the port 0 and 1 pin states.
SPL
: Pin state specification bit in the standby control register (STBC)
MOD0, MOD1 : Mode pins
Hi-z
: High impedance
Note:
Pins with a pull-up resistor (optional) go to the “H” level (pull-up state) rather than to the high-
impedance state when the output buffer is “OFF”.
Table 4.2.2 Port 0 and 1 Pin State (Single-chip Mode)
Pin name
Normal operation
sleep mode
stop mode (SPL=0)
Stop mode
(SPL=1)
Reset
(MOD0, MOD1 = V
SS
, V
SS
)
P00/AD0 to P07/AD7
General-purpose I/O ports
Hi-z
Hi-z
P10/A08 to P17/A15
Содержание F2MC-8L MB89620 Series
Страница 8: ......
Страница 10: ...MB89620 series ...
Страница 11: ...vi MB89620 series ...
Страница 17: ...xii MB89620 series ...
Страница 18: ...xvi MB89620 series ...
Страница 30: ...MB89620 series CHAPTER 1 OVERVIEW 9 Memo ...
Страница 34: ...MB89620 series CHAPTER 1 OVERVIEW 13 Memo ...
Страница 42: ...MB89620 series CHAPTER 1 OVERVIEW 21 Memo ...
Страница 49: ...28 CHAPTER 1 OVERVIEW MB89620 series ...
Страница 62: ...MB89620 series CHAPTER 3 CPU 41 Memo ...
Страница 78: ...MB89620 series CHAPTER 3 CPU 57 Memo ...
Страница 82: ...MB89620 series CHAPTER 3 CPU 61 Memo ...
Страница 86: ...MB89620 series CHAPTER 3 CPU 65 Memo ...
Страница 90: ...MB89620 series CHAPTER 3 CPU 69 Memo ...
Страница 96: ...MB89620 series CHAPTER 3 CPU 75 Memo ...
Страница 122: ...MB89620 series CHAPTER 4 I O PORTS 101 Memo ...
Страница 144: ...MB89620 series CHAPTER 5 TIMEBASE TIMER 123 Memo ...
Страница 149: ...128 CHAPTER 5 TIMEBASE TIMER MB89620 series ...
Страница 157: ...136 CHAPTER 6 WATCHDOG TIMER MB89620 series ...
Страница 174: ...MB89620 series CHAPTER 7 8 BIT PWM TIMER 153 Memo ...
Страница 177: ...156 CHAPTER 7 8 BIT PWM TIMER MB89620 series ...
Страница 202: ...MB89620 series CHAPTER 9 16 BIT TIMER COUNTER 181 Memo ...
Страница 217: ...196 CHAPTER 9 16 BIT TIMER COUNTER MB89620 series ...
Страница 220: ...MB89620 series CHAPTER 10 8 BIT SERIAL I O SERIAL I O 1 AND SERIAL I O 2 199 Memo ...
Страница 228: ...MB89620 series CHAPTER 10 8 BIT SERIAL I O SERIAL I O 1 AND SERIAL I O 2 207 Memo ...
Страница 245: ...224 CHAPTER 10 8 BIT SERIAL I O SERIAL I O 1 AND SERIAL I O 2 MB89620 series ...
Страница 266: ...MB89620 series CHAPTER 13 A D CONVERTER 245 13 Memo ...
Страница 283: ...262 CHAPTER 13 A D CONVERTER MB89620 series ...
Страница 289: ...268 CHAPTER 14 CLOCK MONITOR FUNCTION MB89620 series ...
Страница 306: ...MB89620 series APPENDIX 285 APPEND Memo ...
Страница 319: ...298 APPENDIX MB89620 series Memo ...
Страница 321: ...2 ...
Страница 354: ......