XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
35
RECEIVE LINE INTERFACE
S
IGNAL
N
AME
420 P
KG
B
ALL
#
484 P
KG
B
ALL
#
T
YPE
D
ESCRIPTION
RTIP0
RTIP1
RTIP2
RTIP3
RTIP4
RTIP5
RTIP6
RTIP7
D1
F1
H1
K1
M1
P1
T1
V1
G2
H2
K4
L2
M2
P3
T2
U4
I
Receive Positive Analog Input
RTIP is the positive differential input from the line interface. This input
pin, along with the RRING input pin, functions as the “Receive DS1/
E1 Line Signal” input for the XRT86VL38 device.
The user is expected to connect this signal and the RRING input sig-
nal to a 1:1 transformer for proper operation. The center tap of the
receive transformer should have a bypass capacitor of 0.1
µ
F to
ground (Chip Side) to improve long haul application receive capabili-
ties.
Whenever the RTIP/RRING input pins are receiving a positive-polar-
ity pulse within the incoming DS1 or E1 line signal, then this input pin
will be pulsed to a “higher-voltage” than that of the RRING input pin.
Conversely, whenever the RTIP/RRING input pins are receiving a
negative-polarity pulse within the incoming DS1 or E1 line signal,
then this input pin will be pulsed to a “lower-voltage” than that of the
RRING input pin.
RRING0
RRING1
RRING2
RRING3
RRING4
RRING5
RRING6
RRING7
E1
G1
J1
L1
N1
R1
U1
W1
G3
H1
K3
L1
M1
P2
T3
U3
I
Receive Negative Analog Input
RRING is the negative differential input from the line interface. This
input pin, along with the RTIP input pin, functions as the “Receive
DS1/E1 Line Signal” input for the XRT86VL38 device.
The user is expected to connect this signal and the RTIP input signal
to a 1:1 transformer for proper operation. The center tap of the
receive transformer should have a bypass capacitor of 0.1
µ
F to
ground (Chip Side) to improve long haul application receive capabili-
ties.
Whenever the RTIP/RRING input pins are receiving a positive-polar-
ity pulse within the incoming DS1 or E1 line signal, then this input pin
will be pulsed to a “lower-voltage” than that of the RTIP input pin.
Conversely, whenever the RTIP/RRING input pins are receiving a
negative-polarity pulse within the incoming DS1 or E1 line signal,
then this input pin will be pulsed to a “higher-voltage” than that of the
RTIP input pin.
RxLOS_0
RxLOS_1
RxLOS_2
RxLOS_3
RxLOS_4
RxLOS_5
RxLOS_6
RxLOS_7
E8
A16
B20
H24
AC26
AF20
AC12
AD4
C8
C14
D16
F22
W21
W15
Y10
U8
O
Receive Loss of Signal Output Indicator
The XRT86VL38 device will assert this output pin (i.e., toggle it
“high”) anytime (and for the duration that) the Receive DS1/E1
Framer or LIU block declares the LOS defect condition.
Conversely, the XRT79L71 device will negate this output pin (i.e., tog-
gle it “low”) anytime (and for the duration that) the Receive DS1/E1
Framer or LIU block is NOT declaring the LOS defect condition.
This output pin will toggle “High” (declare LOS) if the Receive Framer
or the Receive LIU block associated with Channel N determines that
an RLOS condition occurs. In other words, this pin is OR-ed with the
LIU RLOS and the Framer RLOS bit. If either the LIU RLOS or the
Framer RLOS bit associated with channel N pulses high, the corre-
sponding RLOS pin of that particular channel will be set to “High”.